#### **Logic and Computer Design Fundamentals**

# Chapter 4 – Sequential Circuits

## Part 1 – Storage Elements and Sequential Circuit Analysis

Ming Cai cm@zju.edu.cn

College of Computer Science and Technology
Zhejiang University

#### **Overview**

- Part 1 Storage Elements and Analysis
  - Introduction to sequential circuits
  - Types of sequential circuits
  - Storage elements
    - Latches
    - Flip-flops
  - Sequential circuit analysis
    - State tables
    - State diagrams
    - Equivalent states
    - Moore and Mealy Models
- Part 2 Sequential Circuit Design
- Part 3 State Machine Design



## Going Beyond Combinational Logic

- Problem: Design a circuit to control a lamp by two switches S
  and R. Assume that S and R are not pushed simultaneously.
- 1) if S = 1, then the lamp should turn on
- 2) if S = 0, then the lamp should stay on
- 3) if R = 1, then the lamp should turn off
- 4) if R = 0, then the lamp should stay off



## Going Beyond Combinational Logic (continued)



#### **Truth Table**

| R | S | Q |
|---|---|---|
| 0 | 0 | ? |
| 0 | 1 | 1 |
| 1 | 0 | 0 |
| 1 | 1 | ? |

| R | S | $Q_{n-1}$ | Q         |
|---|---|-----------|-----------|
| 0 | 0 |           | $Q_{n-1}$ |
| 0 | 1 |           | 1         |
| 1 | 0 |           | 0         |
| 1 | 1 |           | ?         |

#### **Boolean Function**

$$\begin{aligned} \mathbf{Q} &= \overline{\overline{\mathbf{R}}} \ \overline{\mathbf{S}} \ \mathbf{Q}_{n\text{-}1} + \overline{\overline{\mathbf{R}}} \ \mathbf{S} = \overline{\overline{\mathbf{R}}} \ (\overline{\mathbf{S}} \mathbf{Q}_{n\text{-}1} + \mathbf{S}) \\ &= \overline{\overline{\mathbf{R}}} \ (\mathbf{Q}_{n\text{-}1} + \mathbf{S}) \end{aligned}$$

#### **Logic Circuit**



## Going Beyond Combinational Logic (continued)

#### **Boolean Function**

$$Q = \overline{R} \, \overline{S} \, Q_{n-1} + \overline{R} \, S = \overline{R} \, (Q_{n-1} + S) = \overline{R + (\overline{Q_{n-1} + S})}$$
Logic Circuit



The circuit is an SR Latch that contains two cross-coupled NOR gates.



## Going Beyond Combinational Logic (continued)



## **Going Beyond Combinational Logic** (continued)

- A circuit whose output depends not only on the present input but also on the history of the input is called a sequential circuit.
- A sequential circuit can be described by a state diagram, which consists of a finite number of states at any given time. It can change from one state to another in response to external inputs.



state diagram for a delayed switch

## Going Beyond Combinational Logic (continued)

**Another example: turnstile** 



Combinational circuit vs. Sequential circuit



**Combinational circuit** 



Sequential circuit

### **Introduction to Sequential Circuits**

- A sequential circuit contains:
  - Storage elements: Latches or Flip-Flops
  - Combinational Logic:
    - Inputs:
      - signals from the outside
      - signals from storage elements called State or Present State.
    - Outputs:
      - signals to the outside
      - signals to storage elements called Next State



#### **Types of Sequential Circuits**

- **Depends on the <u>times</u> at which:** 
  - storage elements observe their inputs, and
  - storage elements change their state
- **Synchronous** 
  - Behavior defined from knowledge of its signals at <u>discrete</u> instances of time
  - Storage elements observe inputs and can change state only in relation to a timing signal (clock pulses from a clock)



## Types of Sequential Circuits (continued)

#### Asynchronous

- Behavior defined from knowledge of inputs at any instant of time and the order in continuous time in which inputs change
- If clock just regarded as another input, all circuits are asynchronous!
- Nevertheless, the synchronous abstraction makes complex designs tractable!



#### **Discrete Event Simulation (1/2)**

 In order to understand the time behavior of a sequential circuit we use <u>discrete event simulation</u> to analyze system dynamics.





Day 1——Day 3



Day 4——Day 10

Example: simulation of spread of COVID-19 in the campus

#### Discrete Event Simulation (2/2)



Example: Output waveform of D Flip Flop with reset input

#### Rules of simulation for digital circuits:

- Any change in input values is evaluated to see if it causes a change in output value
- Gates modeled as an ideal circuit with a fixed gate delay
- Changes in output values are scheduled for the fixed gate delay after the input change
- At the time for a scheduled output change, the output value is changed along with any inputs it drives

## **Gate Delay Models**

Suppose gates with delay n ns are represented for n = 0.2 ns, n = 0.4 ns, n = 0.5 ns, respectively:







#### Circuit Delay Model



## **Storing State**

- What if A connected to Y?
- Circuit becomes:
- With function:

B

Y = B for S = 1, and
 Y(t) dependents on
 Y(t - 0.9) for S = 0



The simple <u>combinational circuit</u> has now become a <u>sequential circuit</u> because its output is a function of a time sequence of input signals!

Y is stored value in shaded area

#### **Storing State (Continued)**

Simulation example as input signals change with time. Changes occur every 100 ns, so that the tenths of ns delays are negligible.

$$\mathbf{Y}_{\mathbf{n}} = \overline{\mathbf{S}} \ \mathbf{Y}_{\mathbf{n-1}} + \mathbf{S}\mathbf{B}$$

|      |   |   | _ | ~                                     |
|------|---|---|---|---------------------------------------|
| Γime | В | S | Y | Comment                               |
|      | 1 | 0 | 0 | Y "remembers" 0                       |
|      | 1 | 1 | 1 | Y = B when $S = 1$                    |
|      | 1 | 0 | 1 | Now Y "remembers" $B = 1$ for $S = 0$ |
|      | 0 | 0 | 1 | No change in Y when B changes         |
|      | 0 | 1 | 0 | Y = B when $S = 1$                    |
|      | 0 | 0 | 0 | Y "remembers" $B = 0$ for $S = 0$     |
| Ţ    | 1 | 0 | 0 | No change in Y when B changes         |

Y represents the <u>state</u> of the circuit, not just an output.

### **Storing State (Continued)**

Suppose we place an inverter in the "feedback path."



The following behavior results:

- The circuit is said to be unstable.
- For S = 0, the circuit has become what is called an oscillator. Can be used as crude clock.

| В | S | Y | Comment             |
|---|---|---|---------------------|
| 0 | 1 | 0 | Y = B when $S = 1$  |
| 1 | 1 | 1 |                     |
| 1 | 0 | 1 | Now Y "remembers" A |
| 1 | 0 | 0 | Y, 1.1 ns later     |
| 1 | 0 | 1 | Y, 1.1 ns later     |
| 1 | 0 | 0 | Y, 1.1 ns later     |

#### **Oscillation Error**



- Oscillation errors are common problems when designing digital circuits with feedback loops (if you are not designing an oscillator).
- Digital circuits will become unstable when oscillations occur.

#### Latches

- Many components to store historical state
  - Capacitors, Inductors, Memories, etc.
  - Latches, Triggers
- Satisfy the following three conditions can be referred to as latches
  - There are two stable states, i.e., "0", "1";
  - Long term maintaining a given stable state;
  - Under certain conditions, it can change state, such as setting "1" or resetting "0".
- The simplest latches are RS latch and D latch

## Basic (NAND) $\overline{S} - \overline{R}$ Latch



- "Cross-Coupling" two NAND gates gives the \$\bar{S}\$ -\$\bar{R}\$ Latch:
- Which has the time sequence behavior:
- S = 0, R = 0 is forbidden as input pattern





| Ti <sub>1</sub> | • | R | S | Q  | $ar{\mathbf{Q}}$ | Comment              |
|-----------------|---|---|---|----|------------------|----------------------|
|                 |   | 1 | 1 | ?• | ?                | Stored state unknown |
|                 |   | 1 | 0 | 1  | 0                | "Set" Q to 1         |
|                 |   | 1 | 1 | 1  | 0                | Now Q "remembers" 1  |
|                 |   | 0 | 1 | 0  | 1                | "Reset" Q to 0       |
|                 |   | 1 | 1 | 0  | 1                | Now Q "remembers" 0  |
|                 |   | 0 | 0 | 1  | 1                | Both go high         |
| `               |   | 1 | 1 | ?  | ?                | Unstable!            |

#### **Unstable Latch Behavior (Oscillation)**

Why both inputs of the latch to 0 are forbidden?

• If both gates have the same delay then they will both output a 0 at the same time. Feeding 0 back to  $\overline{R}$  (reset) the input will produce 1, again at exactly the same time, which again will produce a 0, and so on and on.



• If the two gates do not have the same delay then the latch will go into one state or the other. However, we do not know which state the latch will go into. Thus, the latch's next state is undefined.



#### **Unstable Latch Behavior (Metastable State)**



• Equivalent circuit for the latch when R = S = 1



Consider the transfer characteristics of two inverters



- The dot in the middle represents a metastable state.
- Small changes in any of the signals are amplified and the circuit leaves the metastable state.

#### **Avoiding Unstable Behavior of Latches**

- Since both the oscillation and the metastable state are undesirable behaviors, we should try to avoid them.
- Do not change R and S from 0 to 1 at the same time.
  - This is necessary to avoid the oscillation behavior.
  - One way to guarantee that is to never allow them to both be 0 at the same time.
- Once you change an input, do not change it again until the circuit has had time to complete all its signal transitions and reach a stable state.
  - This is necessary to avoid the metastable behavior.

#### Basic (NOR) S – R Latch



- Cross-coupling two NOR gates gives the S – R Latch:
- Which has the time sequence

R (reset)



S (set)

| behavior:    | Time |
|--------------|------|
| Della vioi . |      |

S = 1, R = 1 is forbidden as input pattern

| graphics<br>symbol for | _ | S  | ŀ |
|------------------------|---|----|---|
| SR Latch               | _ | R  | b |
|                        |   | SR |   |

| <u>.</u> | R | S | Q | $\overline{\mathbf{Q}}$ | Comment              |
|----------|---|---|---|-------------------------|----------------------|
|          | 0 | 0 | ? | ?                       | Stored state unknown |
|          | 0 | 1 | 1 | 0                       | "Set" Q to 1         |
|          | 0 | 0 | 1 | 0                       | Now Q "remembers" 1  |
|          | 1 | 0 | 0 | 1                       | "Reset" Q to 0       |
| L        | 0 | 0 | 0 | 1                       | Now Q "remembers" 0  |
|          | 1 | 1 | 0 | 0                       | Both go low          |
|          | 0 | 0 | ? | ?                       | Unstable!            |

#### Clocked S – R Latch: Synchronous Circuit

Adding two NAND gates to the basic
 S - R NAND latch gives the clocked
 S - R latch:



 Has a time sequence behavior similar to the basic S-R latch except that the S and R inputs are only observed when the line C is high.

- C means "control" or "clock".
- From asynchronous to synchronous
  - Asynchronous Sequential Circuits: Basic  $\overline{S} \overline{R}$  Latch
  - Synchronous Sequential Circuits: Clocked S R Latch

#### **Clocked S - R Latch (continued)**

• The Clocked S-R Latch can be described by a table:



- The table describes what happens after the clock [at time (t+1)] based on:
  - current inputs (S,R,C) and
  - current state Q(t).

| C | S | R | $\mathbf{Q}(\mathbf{t}+1)$ |
|---|---|---|----------------------------|
| 0 | X | X | No change                  |
| 1 | 0 | 0 | No change                  |
| 1 | 0 | 1 | 0: Clear Q                 |
| 1 | 1 | 0 | 0: Clear Q 1: Set Q        |
| 1 | 1 | 1 | Indeterminate              |



SR Latch with Control Input

#### **D** Latch

- Adding an inverter D—
  to the S-R Latch,
  gives the D Latch: C—
- Note that there are no "indeterminate" states!

| C |   | Q(t+1)                        |
|---|---|-------------------------------|
| 0 | X | No change 0: Clear Q 1: Set Q |
| 1 | 0 | 0: Clear Q                    |
| 1 | 1 | 1: Set <b>Q</b>               |



The graphic symbol for a D Latch is:



#### Flip-Flops

- The latch timing problem
- Master-slave flip-flop
- Edge-triggered flip-flop
- Standard symbols for storage elements
- Direct inputs to flip-flops

#### The Latch Timing Problem

- In a latch circuit, paths may exist through combinational logic:
  - From one storage element to another storage element
  - From a storage element back to the same storage element
- The combinational logic between a latch output and a latch input may be as simple as an interconnect.
- For a clocked D-latch, the output Q depends on the input D whenever the clock input has value 1

#### The Latch Timing Problem (continued)

Consider the following circuit known as a binary counter





#### The Latch Timing Problem (continued)



- As long as C = 1, the value of Q continues to change!
- The changes are based on the delay present on the loop through the connection from Q back to Q.
- Desired behavior: Q changes only once per clock pulse
- This behavior is clearly unacceptable!

#### The Latch Timing Problem (continued)

- A solution to the latch timing problem is to <u>break</u> the closed path from Q to Q within the storage element
- The commonly-used, path-breaking solutions replace the S-R latch with:
  - Master-slave flip-flops (level-triggered FF)
  - Edge-triggered flip-flops

#### S-R Master-Slave Flip-Flop

- Consists of two clocked S-R latches in series with the clock on the second latch inverted
- The input is observed by the first latch with C = 1



- The output is changed by the second latch with C = 0
  - Master: read input at first half of clock cycle
  - Slave: change the output at second half of clock cycle
- The path from input to output is broken by the difference in clocking values (alternating clocks).

### **S-R Master-Slave Flip-Flop Timing**



## S-R Master-Slave Flip-Flop Problem

- The change in the flip-flop output is delayed by the pulse width which makes the circuit slower.
- 0-1-0 glitch on either R or S while clock is high will be "caught" by master stage:
  - Suppose Q = 0 and S goes to 1 and then back to S 0 with R remaining at 0
    - The master latch sets to 1
    - A 1 is transferred to the slave
  - Suppose Q = 0 and S goes to 1 and back to 0 and R goes to 1 and back to 0
    - The master latch sets and then resets
    - A 0 is transferred to the slave
  - This behavior is called 1s catching.



# Flip-Flop Solution



- Two solutions for avoiding 1s catching:
  - reducing inputs: D master-slave FF
  - reducing sampling window: Edge-triggered FF
- An edge-triggered flip-flop ignores the pulse while it is at a constant level and triggers only during a <u>transition</u> of the clock signal
- Edge-triggered flip-flops can be built directly at the electronic circuit level

#### D Master-Slave Flip-Flop

A D master-slave flip-flop is triggered by high level or low level.



- It can be formed by:
  - Replacing the first S-R latch with a clocked D latch
- The delay of the S-R master-slave flip-flop can be avoided since the 1s-catching behavior is not present with D replacing S and R inputs.
- The change of the D flip-flop output is associated with the negative edge at the end of the pulse.

It is called a negative-level triggered flip-flop.



**D** Master-Slave FF

#### Positive-Level Triggered D Flip-Flop

Formed by adding inverter to clock input



• Q changes to the value on D applied at the positive clock edge within timing constraints to be specified



 Our choice as the <u>standard flip-flop</u> for most sequential circuits

#### **Direct Inputs**

- At power up or at reset, all or part of a sequential circuit usually is initialized to a known state before it begins operation
- This initialization is often done outside of the clocked behavior of the circuit, i.e., asynchronously.



D

- Direct R and/or S inputs that control the state of the latches within the flip-flops are used for this initialization.
- For the example flip-flop shown
  - When R is 0, resets the flip-flop to the 0 state
  - When S is 0, sets the flip-flop to the 1 state
  - When R and S are both 1, flip-flop works normally
  - State undefined when R and S are both set to 0

#### Edge-Triggered D Flip-Flop



#### **Function Table**

| Asynchronous   |   | Positive-Edge-Triggered |   |   |   |
|----------------|---|-------------------------|---|---|---|
| $\overline{R}$ | S | Ср                      | D | Q | Q |
| 0              | 1 | X                       | X | 0 | 1 |
| 1              | 0 | X                       | X | 1 | 0 |
| 1              | 1 | <b>†</b>                | 0 | 0 | 1 |
| 1              | 1 | <b>†</b>                | 1 | 1 | 0 |

#### Positive-Edge Triggered D Flip-Flop

#### Edge-Triggered D Flip-Flop (continued)



Positive-Edge Triggered D Flip-Flop

#### Edge-Triggered D Flip-Flop (continued)



#### Positive-Edge Triggered D Flip-Flop

#### Edge-Triggered D Flip-Flop (continued)



#### Positive-Edge Triggered D Flip-Flop

### Standard Symbols for Storage Elements



#### Flip-Flop Timing Parameters

- **Setup time:** The minimum amount of time data input should be held steady before the clock event. This is so that the data can be stored successfully in the flip-flop.
- **Hold time:** The minimum amount of time data input should be held steady after the clock event so that data is reliably sampled by the clock.





- E.g., if the setup time is 20 ns, it means that data has to be stable at least 20ns before the capturing clock-edge.
- Setup time and hole time together define a "setup-holdwindow", in which data has to remain stable.



#### No setup time violation

- Input data arrives earlier than setup time before the rising edge of Clock.
- Data out changes cleanly to either 0 or 1.



#### Setup time violation

- Input data arrives within the setup time window.
- Data out becomes undefined (0 or 1 or somewhere in between) for a random period time before settling down to either 0 or 1.

- t<sub>w</sub> clock pulse width
- t<sub>s</sub> setup time
- t<sub>h</sub> hold time
- t<sub>px</sub> propagation delay
  - t<sub>PHL</sub> High-to-Low
  - t<sub>PLH</sub> Low-to-High
  - $t_{pd}$   $max(t_{PHL}, t_{PLH})$





(a) Level-triggered (negative level)



 $t_{\text{wH}} \ge t_{\text{wH},\min}$ 



(b) Edge-triggered (negative edge)

- t<sub>s</sub> setup time
  - Master-slave Equal to the width of the triggering pulse
  - Edge-triggered Equal to a time interval that is generally much less than the width of the the triggering pulse
- t<sub>h</sub> hold time Often equal to zero
- t<sub>px</sub> propagation delay
  - Same parameters as for gates except
  - Measured from clock edge that triggers the output change to the output change

# Big Picture of Latch and Flip-Flop



#### Sequential Circuit Analysis

#### General Model

- Current State at time (t) is stored in an array of flip-flops.
- Next State Input at time (t) is a Boolean function of equation Current State (t) and (sometimes) Inputs (t).

**Inputs** 

Combina-

tional

Logic

Current

State

**Next** 

State

Input

- Next State at time (t+1) is a Boolean function of Next State Inputs (t).
- Outputs at time (t) are a Boolean function of Current State (t) and (sometimes) Inputs (t).

**Outputs** 

Output

equation

Input

## **Sequential Circuit Analysis (continued)**

- Analysis of sequential circuits including:
  - Generating the functionality of the sequential circuit using state table, state diagram, and input/output Boolean equations.
  - Determining the timing constraints that a sequential circuit must be satisfied in order to prevent metastability, which allows the circuit to be used without error.

### **Sequential Circuit Analysis (continued)**

- Sequential Circuit Analysis is an procedure of specifying the logic diagram of a given sequential circuit.
- A state table and state diagram are presented to describe the behavior of the circuit, demonstrating the time sequence of inputs, outputs and states, and illustrating the functionality of the given circuits.

### Sequential Circuit Analysis Procedure

- 1. Derive the input equations, next state equations and output equations
- 2. Derive the state table (truth table with state):
  - Inputs: inputs of circuit, present state of the circuit
  - Outputs: outputs of circuit, next state of all flip-fops
- 3. List the next state of the sequential circuit
- 4. Obtain a state diagram
- 5. Analyze the performance of the circuit
- 6. Verify the correctness of the circuit, check the selfrecovery capability and draw the timing parameters

#### Example 1 (from Fig. 4-13)

- $\bullet \underline{Input}: x(t)$
- $\bullet \underline{Output:} y(t)$
- State: (A(t), B(t))
- What is the <u>Output Equation</u>?
  - y =
- What is the <u>Input Equation</u>?
  - $\mathbf{D}_{\mathbf{A}} =$
  - $\mathbf{D}_{\mathbf{R}} =$
- What is the <u>Next State Equation</u>?
  - A(t+1) =
  - B(t+1) =



#### Example 1 (from Fig. 4-13) (continued)

• Output equation:

$$y(t) = \overline{x}(t)(A(t) + B(t))$$

• Input equations:

$$\mathbf{D}_{\mathbf{A}} = \mathbf{A}(\mathbf{t})\mathbf{x}(\mathbf{t}) + \mathbf{B}(\mathbf{t})\mathbf{x}(\mathbf{t})$$
$$\mathbf{D}_{\mathbf{B}} = \mathbf{\bar{A}}(\mathbf{t})\mathbf{x}(\mathbf{t})$$

Next State equations:

$$A(t+1) = D_A$$
$$B(t+1) = D_B$$



#### State Table Characteristics

- State table a multiple variable table with the following four sections:
  - Input the input combinations allowed.
  - Present State the values of the state variables for each allowed state.
  - Next-state the value of the state at time (t+1) based on the <u>present state</u> and the <u>input</u>.
  - Output the value of the output as a function of the present state and (sometimes) the input.
- From the viewpoint of a truth table:
  - the inputs are Input, Present State
  - the outputs are Output, Next State

## Example 1: State Table (from Fig. 4-13)

The state table can be filled in using the input, next state and output equations:

Input : 
$$D_A = A(t)x(t) + B(t)x(t)$$
 Next state:  $A(t+1) = D_A$ 

$$D_B = \overline{A}(t)x(t)$$
  $B(t+1) = D_B$ 

• Output: y(t) = x(t)(B(t) + A(t))

| <b>Present State</b> | Input                    | Next State |                | Output |
|----------------------|--------------------------|------------|----------------|--------|
| A(t) B(t)            | $\mathbf{x}(\mathbf{t})$ | A(t+1)     | <b>B</b> (t+1) | y(t)   |
| 0 0                  | 0                        | 0          | 0              | 0      |
| 0 0                  | 1                        | 0          | 1              | 0      |
| 0 1                  | 0                        | 0          | 0              | 1      |
| 0 1                  | 1                        | 1          | 1              | 0      |
| 1 0                  | 0                        | 0          | 0              | 1      |
| 1 0                  | 1                        | 1          | 0              | 0      |
| 1 1                  | 0                        | 0          | 0              | 1      |
| 1 1                  | 1                        | 1          | 0              | 0      |

#### **Example 1: Alternate State Table**

- 2-dimensional table that matches well to a K-map.
   Present state rows and input columns in <u>Gray code</u> order.
  - $\bullet \ \mathbf{A}(t+1) = \mathbf{A}(t)\mathbf{x}(t) + \mathbf{B}(t)\mathbf{x}(t)$
  - $\mathbf{B}(\mathbf{t}+\mathbf{1}) = \mathbf{\bar{A}}(\mathbf{t})\mathbf{x}(\mathbf{t})$
  - $y(t) = \overline{x}(t)(B(t) + A(t))$

| Present   | Next                       | Output                                                               |                            |                            |
|-----------|----------------------------|----------------------------------------------------------------------|----------------------------|----------------------------|
| State     | $\mathbf{x}(\mathbf{t})=0$ | $\mathbf{x}(\mathbf{t})=1$                                           | $\mathbf{x}(\mathbf{t})=0$ | $\mathbf{x}(\mathbf{t})=1$ |
| A(t) B(t) | A(t+1)B(t+1)               | $\mathbf{A}(\mathbf{t}\mathbf{+}1)\mathbf{B}(\mathbf{t}\mathbf{+}1)$ | y(t)                       | y(t)                       |
| 0 0       | 0 0                        | 0 1                                                                  | 0                          | 0                          |
| 0 1       | 0 0                        | 1 1                                                                  | 1                          | 0                          |
| 1 1       | 0 0                        | 1 0                                                                  | 1                          | 0                          |
| 1 0       | 0 0                        | 1 0                                                                  | 1                          | 0                          |

#### **State Diagrams**

 The sequential circuit function can be represented as a <u>state diagram</u> with the following components:



- A <u>circle</u> with the <u>state name</u> in it for each state
  - A <u>directed arc</u> from the <u>present</u> <u>state</u> to the <u>next state</u> for each <u>state transition</u>
- A label on each <u>directed arc</u> with the <u>input</u> values which causes the <u>state transition</u>, and
- A label for output:
  - On each <u>directed arc</u> with the <u>output</u> value, or
  - On each <u>circle</u> with the <u>output</u> value

#### **State Diagrams**



- Output label form:
  - On <u>directed arc</u> with the <u>output</u> value (<u>Mealy</u> type):
    - input/output
    - output depends on state and input
  - On <u>circle</u> with output value (Moore type):
    - state/output
    - output depends only on state

#### **Example 1: State Diagram**

- Which type?
- Diagram gets confusing for large circuits
- For small circuits, usually easier to understand than the state table

output: y(t) = x(t)(B(t) + A(t))



| Present   | Next                       | Output                           |                   |        |
|-----------|----------------------------|----------------------------------|-------------------|--------|
| State     | $\mathbf{x}(\mathbf{t})=0$ | $\mathbf{x}(t)=1$                | $\mathbf{x}(t)=0$ | x(t)=1 |
| A(t) B(t) | A(t+1)B(t+1)               | $\mathbf{A}(t+1)\mathbf{B}(t+1)$ | y(t)              | y(t)   |
| 0 0       | 0 0                        | 0 1                              | 0                 | 0      |
| 0 1       | 0 0                        | 1 1                              | 1                 | 0      |
| 1 1       | 0 0                        | 1 0                              | 1                 | 0      |
| 1 0       | 0 0                        | 1 0                              | 1                 | 0      |

#### **Equivalent State Definitions**

- Two states are equivalent if their response for each possible input sequence is an identical output sequence.
- Alternatively, two states are equivalent
  - if their outputs produced for each input symbol is identical
  - and their next states for each input symbol are the same or equivalent.

#### **Equivalent State Example**

- Text Figure 4-15(a):
- For states S3 and S2,
  - the output for input 0 is 1 and input 1 is 0, and
  - the next state for input
    0 is S0 and for input
    1 is S2.
  - By the alternative definition, states S3 and S2 are equivalent.



#### **Equivalent State Example**

Replacing S3 and S2 by a single state gives state diagram:

Examining the new diagram, states S1 and S2 are equivalent since

- their outputs for input 0 is 1 and input 1 is 0, and
- their next state for input
  0 is S0 and for input
  1 is S2,
- Replacing S1 and S2 by a single state gives state diagram:



#### **Moore and Mealy Models**

- Sequential circuits are implemented in two different ways: Moore model and Mealy model.
- Moore Model named after E.F. Moore
  - Outputs are a function ONLY of <u>states</u>
  - Usually specified on the states.



#### Moore and Mealy Models (continued)

- Sequential circuits are implemented in two different ways: Moore model and Mealy model.
- Mealy Model named after G. Mealy
  - Outputs are a function of <u>inputs</u> AND <u>states</u>
  - Usually specified on the state transition arcs.



### **Example 2: Sequential Circuit Analysis**



#### **Example 2: Flip-Flop Input Equations**

#### Variables

- Inputs: None
- Outputs: Z
- State Variables: A, B, C
- Initialization: Reset to (0,0,0)
- Input Equations:

$$\mathbf{D}_{\Delta} = \mathbf{B}(\mathbf{t})\mathbf{C}(\mathbf{t})$$

$$\mathbf{D}_{\mathbf{R}} = \mathbf{B}(\mathbf{t})\mathbf{C}(\mathbf{t}) + \mathbf{B}(\mathbf{t})\overline{\mathbf{C}}(\mathbf{t})$$

$$\mathbf{D}_{\mathbf{C}} = \overline{\mathbf{A}}(\mathbf{t})\overline{\mathbf{C}}(\mathbf{t})$$

Output Equation:

$$\mathbf{Z} = \mathbf{A}(\mathbf{t})$$

#### Next State Equations:

$$\mathbf{A}(\mathbf{t}+\mathbf{1}) = \mathbf{D}_{\mathbf{A}}$$

$$\mathbf{B}(\mathbf{t}+\mathbf{1}) = \mathbf{D}_{\mathbf{B}}$$

$$\mathbf{C}(\mathbf{t}+\mathbf{1}) = \mathbf{D}_{\mathbf{C}}$$

#### **Example 2: State Table**

$$\mathbf{A'} = \mathbf{A(t+1)}$$

$$\mathbf{B'} = \mathbf{B(t+1)}$$

$$C' = C(t+1)$$

$$A(t+1) = B(t)C(t)$$

$$B(t+1) = \overline{B}(t)C(t) + B(t)\overline{C}(t)$$

$$C(t+1) = \overline{A}(t)\overline{C}(t)$$

$$Z = A(t)$$

| present state | next state | output |
|---------------|------------|--------|
| A B C         | A'B'C'     | Z      |
| 0 0 0         | 0 0 1      | 0      |
| 0 0 1         | 0 1 0      | 0      |
| 0 1 0         | 0 1 1      | 0      |
| 0 1 1         | 1 0 0      | 0      |
| 1 0 0         | 0 0 0      | 1      |
| 1 0 1         | 0 1 0      | 1      |
| 1 1 0         | 0 1 0      | 1      |
| 1 1 1         | 1 0 0      | 1      |

#### **Example 2: State Diagram**



## Timing Analysis of Sequential Circuits

- It is important to analyze the timing behavior of a sequential circuit.
- The ultimate goal of timing analysis is to determine the maximum clock frequency of the circuit.



- Consider a 3-bit binary counter.
- If the clock period is too short, data changes may not be able to propagate through the circuit to flip-flop inputs before the setup time interval begins.





longest time delay from clock edge to clock edge

### Timing Constraints Components

- t<sub>p</sub> clock period The interval between occurrences of a specific clock edge in a periodic clock
- t<sub>pd,FF</sub> flip-flop propagation delay The amount of time from clock edge to when the flip-flop output becomes stable
- t<sub>pd,COMB</sub> combinational logic delay The total delay of combinational logic along the path from flip-flop output to flip-flop input
- t<sub>s</sub> flip-flop setup time The amount of time data input should be held steady before the clock event.
- t<sub>slack</sub> extra time in the clock period

time delays along the path

 Timing components along a path from flip-flop to flip-flop



T(n) slave edge 1st Flip-flop

(b) Level-triggered (positive pulse/high level)

Timing Equations

$$t_{pi} \ge t_{slack} + (t_{pd,FF} + t_{pd,COMB} + t_s) \longleftarrow$$
 for every Flip-flop

For t<sub>slack</sub> greater than or equal to zero,

Can be calculated more precisely by using t<sub>PHL</sub> and t<sub>PLH</sub> values instead of t<sub>pd</sub> values, but requires consideration of inversions on paths

## Timing Analysis Example (1/5)



$$t_{pd,NOT} = 0.5 \text{ ns}$$
  $t_{pd,FF} = 2.0 \text{ ns}$ 

$$t_{pd,XOR} = 2.0 \text{ ns}$$
  $t_s = 1.0 \text{ ns}$ 

$$t_{pd,AND} = 1.0 \text{ ns}$$
  $t_h = 0.25 \text{ ns}$ 

Find the longest path delay from external input to the output.

$$t_{pd,XOR} + t_{pd,XOR} = 2.0 + 2.0 = 4.0 \text{ ns}$$

## Timing Analysis Example (2/5)



$$t_{pd,NOT} = 0.5 \text{ ns}$$
  $t_{pd,FF} = 2.0 \text{ ns}$ 

$$t_{pd,XOR} = 2.0 \text{ ns}$$
  $t_s = 1.0 \text{ ns}$ 

$$t_{pd,AND} = 1.0 \text{ ns}$$
  $t_h = 0.25 \text{ ns}$ 

Find the longest path delay in the circuit from external input to positive clock edge.

$$t_{pd,XOR} + t_{pd,NOT} + t_{s}$$
  
= 2.0 + 0.5 + 1.0 = 3.5 ns

## Timing Analysis Example (3/5)



$$t_{pd,NOT} = 0.5 \text{ ns}$$
  $t_{pd,FF} = 2.0 \text{ ns}$ 

$$t_{pd,XOR} = 2.0 \text{ ns}$$
  $t_s = 1.0 \text{ ns}$ 

$$t_{pd,AND} = 1.0 \text{ ns}$$
  $t_h = 0.25 \text{ ns}$ 

 Find the longest path delay from positive clock edge to output.

$$t_{pd, FF} + t_{pd, AND} + t_{pd, XOR} + t_{pd, XOR}$$
  
= 2.0 + 1.0 + 2.0 + 2.0 = 7 ns

## Timing Analysis Example (4/5)



$$t_{pd,NOT} = 0.5 \text{ ns}$$
  $t_{pd,FF} = 2.0 \text{ ns}$ 

$$t_{pd,XOR} = 2.0 \text{ ns}$$
  $t_s = 1.0 \text{ ns}$ 

$$t_{pd,AND} = 1.0 \text{ ns}$$
  $t_h = 0.25 \text{ ns}$ 

Find the longest path delay from positive clock edge to the positive clock edge.

$$t_{pd, FF} + t_{pd, AND} + t_{pd, XOR} + t_{pd, NOT} + t_{s}$$
  
= 2.0 + 1.0 + 2.0 + 0.5 + 1.0 = 6.5 ns

## Timing Analysis Example (5/5)



$$t_{pd,NOT} = 0.5 \text{ ns}$$
  $t_{pd,FF} = 2.0 \text{ ns}$ 

$$t_{pd,XOR} = 2.0 \text{ ns}$$
  $t_s = 1.0 \text{ ns}$ 

$$t_{pd,AND} = 1.0 \text{ ns}$$
  $t_h = 0.25 \text{ ns}$ 

 Determine the maximum frequency of the circuit in megahertz (MHz).

$$t_{pd, FF} + t_{pd, AND} + t_{pd, XOR} + t_{pd, NOT} + t_{s}$$
  
= 2.0 + 1.0 + 2.0 + 0.5 + 1.0 = 6.5 ns  
 $f_{max} = 1/(6.5 \times 10^{-9}) \approx 154 \text{ MHz}$ 

## **Assignments**

### **Reading:**

**4.1-4.4, 4.9-4.10** 

### **Problem assignment:**

**4-7**; **4-9**; **4-12**(b); **4-58**; **4-59** 

# **Appendix A: Going Beyond Combinational Logic (continued)**

- Automata theory is the study of abstract machines and the computational problems.
- Classes of automata theory:
  - Combinational logic (time-independent logic) is defined as a directed acyclic graph
  - Finite state machine (directed graph) is introduced for modelling time-dependent logic.



## **Introduction to Sequential Circuits**

- Combinatorial Logic
  - *Next state function*: Next State = f(Inputs, State)
  - *Output function* (Mealy): Outputs = g(Inputs, State)
  - *Output function* (Moore): Outputs = h(State)
- Output function type depends on specification and affects the design significantly



## **Appendix B: D Latch with Transmission Gates**



## D Latch with MUX



### Positive level triggered D Latch

## **D** Flip-Flop with MUXs







## **Appendix C: Summary**

## Difference between a Latch and a Flip-Flop

- A latch is transparent. Its output can change as soon as the inputs do. In a flip-flop, the path from its inputs to its outputs is broken.
- A latch is asynchronous, whereas flip-flop is a combination of a clock and a latch, and its output is changed according to the clock.
- Latch is a level sensitive device while flip-flop is an edge sensitive device.
- Latch is sensitive to glitches on enable pin, whereas flip-flop is immune to glitches.
- Latches take less gates (also less power) to implement than flip-flops.
- Latches are faster than flip-flops.

## Summary (continued)

- Master-slave FFs use alternating clocks to break the path from input to output.
- The behavior of "catching" glitches (0-1-0/1-0-1) by master stage is called 1s catching.
- Solutions for solving 1s catching problem:
  - D master-slave FFs and edge-triggered FFs
- An edge-triggered flip-flop responds to its input at a well-defined moment (at the clock-transition).



The value of the input at the clock transition (negative or positive) determines the output

## **Summary (continued)**

- Four types of latches and flip-flops:
  - D-type (Data or Delay)
  - T-type (Toggle)



- SR-type (S-Set, R-Reset)
- JK-type (J-Set, K-Reset)



- Four types of pulse-triggering methods:
  - High Level Triggering
  - Low Level Triggering
- Positive Edge Triggering
- Negative Edge Triggering







## **Summary (continued)**

- Both latch and flip-flop are a kind of multivibrators that operate between two states (0, 1).
- Three multivibrator types
  - Astable multivibrator has NO stable states.
  - Monostable multivibrator has only ONE stable state. By default it will stay in the stable state, but when triggered it will switch to unstable state (quasi-stable state)
  - Bistable multivibrator has TWO stable states.



## Example 1 (from Fig. 4-13) (continued)

Where in time are inputs, outputs and states defined?



### Appendix D: Circuits Based on Sequential Circuit

#### Clock Divider

 A D Flip-Flop is configured with its Qn output wired back to its D, which produces outputs with half the frequency of the incoming clock.



■ Ripple Counter (行波计数器)



### Shift Registers



### Switch Debouncing



Switch Debouncing





## **Appendix E: State Machine Structure (Mealy)**



## **State Machine Structure (Moore)**



When designing high-speed circuit, state variable can be used directly by the output pipeline, which means the output and the clock can be synchronized.

## State Machine Structure (pipelined)

Structure of State Machine in pipeline---- Mealy Model



When designing high-speed circuit, the output of state machine and the clock always need to be completely synchronized. One solution is to just use state variable as output signal.

## **DFSM and NFSM**

- Deterministic Finite State Machines (DFSM)
  - Given the current we know what the next state will be
  - It has only one unique next state
  - It has no choices or randomness
- Non-deterministic Finite State Machine (NFSM)
  - Given the current there could be multiple next states
  - The next state may be chosen at random
  - All the next states may be chosen in parallel





**NFSM** 

## Moore and Mealy Example Tables

 Mealy Model state table maps inputs and states to outputs



| Present | Next State |     | Output |     |
|---------|------------|-----|--------|-----|
| State   | x=0        | x=1 | x=0    | x=1 |
| 0       | 0          | 1   | 0      | 0   |
| 1       | 0          | 1   | 0      | 1   |

Moore Model state table maps states to

outputs



| Present | Next State |     | Output |
|---------|------------|-----|--------|
| State   | x=0        | x=1 |        |
| 0       | 0          | 1   | 0      |
| 1       | 0          | 2   | 0      |
| 2       | 0          | 2   | 1      |

## **Mixed Moore and Mealy Outputs**

In real designs, some outputs may be Moore type and other outputs may be Mealy type.

**Example:** Figure 4-15(a) can be modified to

illustrate this

State 00: Moore

• States 01, 10, and 11: Mealy

Simplifies output specification



## **Conversion from Mealy to Moore**

x=0/y=0

 Mealy Model State Diagram maps <u>inputs and state</u> to <u>outputs</u>

Moore Model State Diagram maps <u>states</u> to <u>outputs</u>

 Mealy models have fewer states than Moore models and react faster to input.



x=1/y=0

## Calculation of Allowable t<sub>pd,COMB</sub>

- Compare the allowable combinational delay for a specific circuit:
  - a) Using edge-triggered flip-flops
  - b) Using master-slave flip-flops
- Parameters
  - $t_{pd.FF}(max) = 1.0 \text{ ns}$
  - $t_s(max) = 0.3$  ns for edge-triggered flip-flops
  - $t_s = t_{wH} = 2.0$  ns for master-slave flip-flops
  - Clock frequency = 250 MHz
- Calculations:  $t_p = 1/\text{clock frequency} = 4.0 \text{ ns}$

## Calculation of Allowable t<sub>pd,COMB</sub>

- $t_p = 1/\text{clock frequency} = 4.0 \text{ ns}$ 
  - Edge-triggered:  $4.0 \ge 1.0 + t_{pd,COMB} + 0.3$ ,

$$t_{\rm pd,COMB} \le 2.7 \text{ ns}$$

• Master-slave:  $4.0 \ge 1.0 + t_{pd,COMB} + 2.0$ ,

$$t_{pd,COMB} \le 1.0 \text{ ns}$$

- **Comparison:** Suppose that for a gate,  $t_{pd} = 0.3$  ns
  - Edge-triggered: 9 gates allowed on a path
  - Master-slave: 3 gates allowed on a path